Etd

Performance Assessment of Model-Driven FPGA-based Software-Defined Radio Development

Public

Downloadable Content

open in viewer

This thesis presents technologies that integrate field programmable gate arrays (FPGAs), model-driven design tools, and software-defined radios (SDRs). Specifically, an assessment of current state-of-the-art practices applying model-driven development techniques targeting SDR systems is conducted. FPGAs have become increasingly versatile computing devices due to their size and resource enhancements, advanced core generation, partial reconfigurability, and system-on-a-chip (SoC) implementations. Although FPGAs possess relatively better performance per watt when compared to central processing units (CPUs) or graphics processing units (GPUs), FPGAs have been avoided due to long development cycles and higher implementation costs due to significant learning curves and low levels of abstraction associated with the hardware description languages (HDLs). This thesis conducts a performance assessment of SDR designs using both a model-driven design approach developed with Mathworks HDL Coder and a hand-optimized design approach created from the model-driven VHDL. Each design was implemented on the FPGA fabric of a Zynq-7000 SoC, using a Zedboard evaluation platform for hardware verification. Furthermore, a set of guidelines and best practices for applying model-driven design techniques toward the development of SDR systems using HDL Coder is presented.

Creator
Contributors
Degree
Unit
Publisher
Language
  • English
Identifier
  • etd-082014-014540
Keyword
Advisor
Committee
Defense date
Year
  • 2014
Date created
  • 2014-08-20
Resource type
Rights statement
Last modified
  • 2021-02-03

Relations

In Collection:

Items

Items

Permanent link to this page: https://digital.wpi.edu/show/9880vr14w